Revolutionizing Memory Through Nanotechnology
Join Micron’s cutting-edge DRAM Design & Technology Co-Optimization (DTCO) team and be part of engineering the future of semiconductor devices at the nanoscale. This role integrates CMOS circuit design, process integration, and nano-enabled memory architectures to drive the next generation of DRAM technology.
Micron Technology seeks a skilled Design Engineer to join its DTCO team, focusing on nanoscale DRAM circuit design, performance optimization, and cross-functional process collaboration. This role is perfect for engineers passionate about semiconductor miniaturization, nanotechnology, and innovative memory solutions.
🔍 Job Details
| Title | Design Engineer – DRAM Design & Technology Co-Optimization |
|---|---|
| Organization | Micron Technology, Inc. |
| Work Location | Boise, Idaho, USA |
| Research Field | Nanotechnology, Semiconductor Engineering, DRAM Design |
| Funding Info | Industry-funded, Full-time Role |
| Application Deadline | Not specified (Apply ASAP) |
| Posted Date | Recent |
| Country | United States |
| Researcher Profile | Experienced Professionals in Circuit & Layout Engineering |
| Required Qualification | Bachelor’s or Master’s in Electrical Engineering, Applied Physics, or related field |
| Required Experience | CMOS/DRAM process knowledge, simulation tools (Hspice, Finesim), scripting experience |
| Salary Details | Competitive with benefits |
| Apply | 🔗 Apply Now |
Role Summary
As a Design Engineer in Micron’s DTCO team, you will be at the forefront of nanometer-scale memory design, developing and simulating proxy circuits and blocks that predict and enhance Power-Performance-Area (PPA) for future DRAM products. You’ll collaborate across process integration, layout, and design rule teams to ensure optimal nanoscale architecture and manufacturability.
Key Responsibilities
-
Develop and evaluate circuit and block-level metrics predictive of product-level PPA.
-
Optimize nanoscale circuit layout for performance, power, and area efficiency.
-
Perform verification and simulation using Hspice, Finesim, and Primesim.
-
Work closely with product design, business units, and process integration teams.
-
Drive innovation in future DRAM generations within a dynamic, high-tech environment.
-
Standardize methodologies and contribute to nanoelectronics design best practices.
Required Qualifications
-
Strong knowledge of CMOS circuit design and device physics at the nanoscale.
-
Familiarity with DRAM process technology and I/O design.
-
Experience with memory design and power network analysis.
-
Proficiency in industry-standard simulation tools; Verilog modeling is a plus.
-
Strong scripting skills in Python, Tcl, or Perl.
-
Excellent communication and problem-solving skills.
Work Culture & Benefits
Micron offers a collaborative, innovation-driven work culture with comprehensive benefits including:
-
Medical, dental, and vision coverage options
-
Paid family leave and robust paid time-off programs
-
Income protection and retirement plans
-
Opportunities for career growth in nanotechnology-driven semiconductor design
Reference Links
Disclaimer
Micron is an Equal Opportunity Employer. Applicants are encouraged to verify job authenticity via the official careers site. AI tools may be used for application enhancement, but misrepresentation will lead to disqualification.
Table of Contents